## SLR-SH-9 | Seat | Set | D | |------|-----|---| | No. | Set | Г | ## B.C.A. (Semester - II) (CBCS) Examination March/April-2019 | DIGITAL ELECTRONICS | | | | | | | | |---------------------------------------------------------------------------------------------|----|------------------------------------------------------------------------------------------------------|------------------|---------------------------------------------------------------|--|--|--| | • | | ate: Wednesday, 24-04-2019<br>3:30 AM To 11:00 AM | | Max. Marks: 70 | | | | | Instructions: 1) All questions are compulsory. 2) Figures to the right indicate full marks. | | | | | | | | | Q.1 | | noose the correct alternative and rew<br>When all the I/P of AND gates is<br>a) 0<br>c) Both 0 and 1 | ther b) | n O/P is one. | | | | | | 2) | The decimal 79 is equivalent to<br>a) 00010000<br>c) 10101010 | b) | 1010<br>01111001 | | | | | | 3) | In virtual memory management<br>a) Physical<br>c) Arithmetic | b) | ess converts to physical address.<br>Logical<br>None of these | | | | | | 4) | <ul><li>Memory type have high speed</li><li>a) Cache</li><li>c) HDD</li></ul> | b) | RAM<br>None of these | | | | | | 5) | The binary 110 = Gray code. a) 101 c) 100 | , | 111<br>010 | | | | | | 6) | The 8086 has byte instruction a) 4 c) 8 | queu<br>b)<br>d) | 6 | | | | | | 7) | Half adder circuit has l/P. a) 2 c) 1 | b)<br>d) | | | | | | | 8) | The output of OR Gate Y = a) A+B c) Both a & b | , | A.B<br>None of these | | | | | | 9) | In Half adder SUM is stored in<br>a) EX-NOR<br>c) NAND | b) | EX-OR<br>AND | | | | | | 10 | ) Address Bus of 8086 Microprocessor<br>a) 8<br>c) 20 | b) | bit.<br>16<br>32 | | | | | | 11 | ) DMA techniques use for data<br>a) High Speed<br>c) Both a and b | b) | sfer.<br>Low Speed<br>None of these | | | | | | 12 | 2) For selecting Minimum mode 8086 mi<br>a) VCC<br>c) GND | b) | rocessor pin 33 connected to<br>VEE<br>none of these | | | | | | 13) memory is used in CPU. | | | | | | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----|--|--|--| | | a) Register | b) DVD | | | | | | | c) USB | d) Hard disc | | | | | | | 14) bus is unidirectional Bus. | | | | | | | | a) Data | b) Address | | | | | | | c) Control | d) All | | | | | | Q.2 | <ul> <li>A) Answer any four of the questions:</li> <li>1) Write feature of 8086 microprocessor.</li> <li>2) Define cache memory.</li> <li>3) Draw logic gate symbol of AND, OR, NAND and EX-OR gate.</li> <li>4) Define DMA controllar</li> <li>5) Explain Half adder. and full adder</li> </ul> | | | | | | | | B) Answer any two of the following. 1) Convert a) (1111) <sub>2</sub> .= (?)GRAY b) (5748) <sub>10</sub> = (?)BCD 2) Write a note on memory parameters 3) What is the bus? Give its types. | 3 | 06 | | | | | Q.3 | <ul> <li>A) Answer any two of the following.</li> <li>1) Define memory hierarchy. Explain Three level memory hierarchy.</li> <li>2) Explain Half adder.</li> <li>3) Differentiate between CISC and RISC</li> </ul> | | | | | | | | B) Answer any one of the following. | | | | | | | | <ol> <li>Explain full subtractor.</li> <li>Define cache mapping. List types are</li> </ol> | nd explain any one. | | | | | | Q.4 | <ul> <li>A) Attempt any two of the following.</li> <li>1) Define virtual memory mapping and explain its type.</li> <li>2) Explain Associative memory.</li> <li>3) Differentiate between synchronous and asynchronous communication.</li> </ul> | | | | | | | | <ul><li>B) Answer any one of the following:</li><li>1) Draw and explain general I/O interface</li><li>2) Explain stack oraganisation.</li></ul> | ace. | 04 | | | | | Q.5 | <ul><li>Answer any two of the following:</li><li>a) Explain DMA controller</li><li>b) Draw and explain register model of 808</li><li>c) Explain 3 bit asynchrous counter</li></ul> | 36 | 14 | | | |